#### CSCE 616 – Hardware Design Verification

### Lab – 6 TX/RX Interface and SV Assertions

--SAUMIL GOGRI (AND TRISHA GHOSH FALL 2022)

# Objective – Code SV-Assertions for RX/TX interface signals

- Assertions
- •SV Assertion example
- •UVM Interface connection

#### Assertions

An assertion is the check embedded in the design.

An assertion is a statement about your design that you expect to be always true.

Assertions are useful in both Formal Verification and Simulation Based Verification.

Assertions checks for the expected behavior and reports forbidden behavior.

Example: tx\_outport\_req and tx\_vc\_req should assert simultaneously.

### Why do we need Assertions?

Improves observability of DUT.

Example: To verify a DUT, we apply input vectors and observe at the output.

- Between the path from input to output there is combo logic. If there is a bug in that combo logic, it will be propagated to output. To know the reason of incorrect output, we need to back trace from output till we hit the bug.
- So to avoid the long back tracing, we add assertions at intermediate points which will be able to catch the bugs much before it appears at output.

#### Assertions help us get closer to source of bug => Less Debug



#### Types of Assertions

#### **Immediate Assertions:**

- These are simple assertion statements that are checked whenever visited in procedural code.
- These assertions cannot checks conditions that require passage of time.
- Immediate assertions are evaluated whenever they are visited inside a procedural code.
- Suitable for only Simulation Based Verification.

```
e.g. if (grant == 1) begin \square assert (grant && request)
```

#### **Concurrent Assertions:**

- These are the assertion statements that are always evaluated relative to one or more clocks.
- These assertions describe behavior that spans time.
- Must include a clocking event
- Suitable for both Simulation Based and Formal Verification

### Concurrent Assertions and Properties

- •We make use of properties to write assertions.
- •Properties uses sequences.
- Sequences is combinations of various Boolean expressions

Example: tx\_outport\_req and tx\_vc\_req should assert simultaneously.

property tx\_outport\_req\_with\_vc\_req;
 @(posedge clk) disable iff(!res\_n)
 (|tx\_outport\_req)|-> (|tx\_vc\_req);
endproperty
assert\_tx\_outport\_req\_with\_vc\_req: assert property(tx\_outport\_req\_with\_vc\_req)
else
 \$error("HTAX\_TX\_INF\_ERROR: tx\_outport\_req\_and tx\_vc\_req not asserted simultaneously");

### UVM Interface connection (source UVM cookbook)



## Thank you